Resilient low voltage accelerators for high energy efficiency N Chandramoorthy, K Swaminathan, M Cochet, A Paidimarri, S Eldridge, ... 2019 IEEE International Symposium on High Performance Computer Architecture …, 2019 | 54 | 2019 |
Neural network-based accelerators for transcendental function approximation S Eldridge, F Raudies, D Zou, A Joshi Proceedings of the 24th edition of the great lakes symposium on VLSI, 169-174, 2014 | 44 | 2014 |
{PHMon}: A programmable hardware monitor and its security use cases L Delshadtehrani, S Canakci, B Zhou, S Eldridge, A Joshi, M Egele 29th USENIX Security Symposium (USENIX Security 20), 807-824, 2020 | 41 | 2020 |
Towards General-Purpose Neural Network Computing S Eldridge, J Appavoo, A Joshi, A Waterland, M Seltzer Proceedings of the 2015 International Conference on Parallel Architecture …, 2015 | 30 | 2015 |
Dyhard-dnn: Even more dnn acceleration with dynamic hardware reconfiguration M Putic, S Venkataramani, S Eldridge, A Buyuktosunoglu, P Bose, M Stan Proceedings of the 55th Annual Design Automation Conference, 1-6, 2018 | 26 | 2018 |
Nile: A Programmable Monitoring Coprocessor L Delshadtehrani, S Eldridge, S Canakci, M Egele, A Joshi IEEE Computer Architecture Letters, 2017 | 21 | 2017 |
MLIR as hardware compiler infrastructure S Eldridge, P Barua, A Chapyzhenka, A Izraelevitz, J Koenig, C Lattner, ... Workshop on Open-Source EDA Technology (WOSET), 2021 | 16 | 2021 |
Learning to navigate in a virtual world using optic flow and stereo disparity signals F Raudies, S Eldridge, A Joshi, M Versace Artificial Life and Robotics 19, 157-169, 2014 | 15 | 2014 |
Digest generation V Gopal, JD Guilford, S Eldridge, GM Wolrich, E Ozturk, WK Feghali US Patent 9,292,548, 2016 | 12 | 2016 |
Self-evaluating array of memory A Buyuktosunoglu, S Venkataramani, R Joshi, KV Swaminathan, ... US Patent 10,607,715, 2020 | 11 | 2020 |
Very low voltage (VLV) design R Bertran, P Bose, D Brooks, J Burns, A Buyuktosunoglu, ... 2017 IEEE International Conference on Computer Design (ICCD), 601-604, 2017 | 11 | 2017 |
Chiffre: A Configurable Hardware Fault Injection Framework for RISC-V Systems S Eldridge, A Buyuktosunoglu, P Bose Second Workshop on Computer Architecture Research with RISC-V, 2018 | 10 | 2018 |
Determination and correction of physical circuit event related errors of a hardware design P Bose, A Buyuktosunoglu, S Eldridge, KV Swaminathan, Y Zu US Patent 10,365,327, 2019 | 9 | 2019 |
A Low Voltage RISC-V Heterogeneous System S Eldridge, K Swaminathan, N Chandramoorthy, A Buyuktosunoglu, ... First Workshop on Computer Architecture Research with RISC-V (CARRV 2017), 2017 | 4 | 2017 |
Exploiting hidden layer modular redundancy for fault-tolerance in neural network accelerators S Eldridge, A Joshi Proc. Boston area ARChitecture (BARC) Workshop, 2015 | 4 | 2015 |
Low-overhead error prediction and preemption in deep neural network using apriori network statistics S Venkataramani, S Eldridge, KV Swaminathan, A Buyuktosunoglu, ... US Patent 11,016,840, 2021 | 2 | 2021 |
Neural Network Computing Using On-Chip Accelerators S Eldridge Boston University, 2016 | 2 | 2016 |
Reducing the cost of n modular redundancy for neural networks P Bose, A Buyuktosunoglu, S Eldridge, KV Swaminathan, A Vega, ... US Patent 11,599,795, 2023 | 1 | 2023 |
A Programmable Hardware Monitor for Security of RISC-V Processors L Delshadtehrani, S Canakci, B Zhou, S Eldridge, A Joshi, M Egele Boston Area Architecture Workshop (BARC), 2020 | 1 | 2020 |
Varanus: An Infrastructure for Programmable Hardware Monitoring Units L Delshadtehrani, J Appavoo, M Egele, A Joshi, S Eldridge Boston Area Architecture Conference (BARC), 2017 | 1 | 2017 |